%PDF-1.5 %���� ºaâÚÎΞ-ÌE1ÍØÄ÷{òò2ÿ ÛÖ^ÔÀá TÎ{¦?§®¥kuµùÕ5sLOšuY
Server IP : 49.231.201.246 / Your IP : 216.73.216.149 Web Server : Apache/2.4.18 (Ubuntu) System : Linux 246 4.4.0-210-generic #242-Ubuntu SMP Fri Apr 16 09:57:56 UTC 2021 x86_64 User : root ( 0) PHP Version : 7.0.33-0ubuntu0.16.04.16 Disable Function : exec,passthru,shell_exec,system,proc_open,popen,pcntl_exec MySQL : OFF | cURL : ON | WGET : ON | Perl : ON | Python : ON | Sudo : ON | Pkexec : ON Directory : /lib/modules/4.4.0-112-generic/build/arch/blackfin/mach-bf533/include/mach/ |
Upload File : |
/* * Copyright 2007-2009 Analog Devices Inc. * * Licensed under the GPL-2 or later */ #ifndef _MACH_PORTMUX_H_ #define _MACH_PORTMUX_H_ #define MAX_RESOURCES MAX_BLACKFIN_GPIOS #define P_PPI0_CLK (P_DONTCARE) #define P_PPI0_FS1 (P_DONTCARE) #define P_PPI0_FS2 (P_DONTCARE) #define P_PPI0_FS3 (P_DEFINED | P_IDENT(GPIO_PF3)) #define P_PPI0_D15 (P_DEFINED | P_IDENT(GPIO_PF4)) #define P_PPI0_D14 (P_DEFINED | P_IDENT(GPIO_PF5)) #define P_PPI0_D13 (P_DEFINED | P_IDENT(GPIO_PF6)) #define P_PPI0_D12 (P_DEFINED | P_IDENT(GPIO_PF7)) #define P_PPI0_D11 (P_DEFINED | P_IDENT(GPIO_PF8)) #define P_PPI0_D10 (P_DEFINED | P_IDENT(GPIO_PF9)) #define P_PPI0_D9 (P_DEFINED | P_IDENT(GPIO_PF10)) #define P_PPI0_D8 (P_DEFINED | P_IDENT(GPIO_PF11)) #define P_PPI0_D0 (P_DONTCARE) #define P_PPI0_D1 (P_DONTCARE) #define P_PPI0_D2 (P_DONTCARE) #define P_PPI0_D3 (P_DONTCARE) #define P_PPI0_D4 (P_DEFINED | P_IDENT(GPIO_PF15)) #define P_PPI0_D5 (P_DEFINED | P_IDENT(GPIO_PF14)) #define P_PPI0_D6 (P_DEFINED | P_IDENT(GPIO_PF13)) #define P_PPI0_D7 (P_DEFINED | P_IDENT(GPIO_PF12)) #define P_SPORT1_TSCLK (P_DONTCARE) #define P_SPORT1_RSCLK (P_DONTCARE) #define P_SPORT0_TSCLK (P_DONTCARE) #define P_SPORT0_RSCLK (P_DONTCARE) #define P_UART0_RX (P_DONTCARE) #define P_UART0_TX (P_DONTCARE) #define P_SPORT1_DRSEC (P_DONTCARE) #define P_SPORT1_RFS (P_DONTCARE) #define P_SPORT1_DTPRI (P_DONTCARE) #define P_SPORT1_DTSEC (P_DONTCARE) #define P_SPORT1_TFS (P_DONTCARE) #define P_SPORT1_DRPRI (P_DONTCARE) #define P_SPORT0_DRSEC (P_DONTCARE) #define P_SPORT0_RFS (P_DONTCARE) #define P_SPORT0_DTPRI (P_DONTCARE) #define P_SPORT0_DTSEC (P_DONTCARE) #define P_SPORT0_TFS (P_DONTCARE) #define P_SPORT0_DRPRI (P_DONTCARE) #define P_SPI0_MOSI (P_DONTCARE) #define P_SPI0_MISO (P_DONTCARE) #define P_SPI0_SCK (P_DONTCARE) #define P_SPI0_SSEL7 (P_DEFINED | P_IDENT(GPIO_PF7)) #define P_SPI0_SSEL6 (P_DEFINED | P_IDENT(GPIO_PF6)) #define P_SPI0_SSEL5 (P_DEFINED | P_IDENT(GPIO_PF5)) #define P_SPI0_SSEL4 (P_DEFINED | P_IDENT(GPIO_PF4)) #define P_SPI0_SSEL3 (P_DEFINED | P_IDENT(GPIO_PF3)) #define P_SPI0_SSEL2 (P_DEFINED | P_IDENT(GPIO_PF2)) #define P_SPI0_SSEL1 (P_DEFINED | P_IDENT(GPIO_PF1)) #define P_SPI0_SS (P_DEFINED | P_IDENT(GPIO_PF0)) #define GPIO_DEFAULT_BOOT_SPI_CS GPIO_PF2 #define P_DEFAULT_BOOT_SPI_CS P_SPI0_SSEL2 #define P_TMR2 (P_DONTCARE) #define P_TMR1 (P_DONTCARE) #define P_TMR0 (P_DONTCARE) #define P_TMRCLK (P_DEFINED | P_IDENT(GPIO_PF1)) #endif /* _MACH_PORTMUX_H_ */